Volume -39 | Issue - 2
Volume -39 | Issue - 2
Volume -39 | Issue - 2
Volume -39 | Issue - 2
Volume -39 | Issue - 2
Aim: The aim of this work is to construct an innovative pMos logic based comparator and analyze the power consumption and compare with the nMos logic based comparator. Material and methods: The comparator is designed by using the Tanner tool version 16.01 for simulation and verification. By varying the length of a transistors in a circuit the power values were obtained. This experiment is performed for 20 different values of length